Networks-on-Chip Architecture Customization using Network Partitioning: A System-Level Performance Evaluation
No Thumbnail Available
Date
2015
Journal Title
Journal ISSN
Volume Title
Publisher
University of Bahrain
Abstract
Networks-on-Chip (NoC) design is a trade-off between cost and performance. To realize the best trade-off between these factors, researchers have recently proposed using network partitioning techniques to customize the NoC architecture according to the application requirements. In this paper, the impact of using partitioning on different NoC metrics; namely, power, area, and delay, is analyzed. We present a system-level methodology to evaluate the performance of using partitioning-based architecture customization techniques with NoC. Our methodology is applied onto synthetic traffic as well as a number of real NoC benchmarks with different number of cores. Finally, we mathematically formulate evaluation factors that could be used as measures of the enhancements achieved by using partitioning.
Description
Keywords
Networks-on-Chip (NoC), Network partitioning, NoC architecture, NoC performance analysis
Citation
Collections
Endorsement
Review
Supplemented By
Referenced By
Creative Commons license
Except where otherwised noted, this item's license is described as Attribution-NonCommercial-ShareAlike 4.0 International