Implementation of Efficient Parallel Prefix Adders for Residue Number System

dc.abbreviatedsourcetitleIJCDS
dc.contributor.authorKumar,CH. Pavan
dc.contributor.authorSivani,K.
dc.date.accessioned2018-07-23T09:45:58Z
dc.date.available2018-07-23T09:45:58Z
dc.date.issued2015
dc.description.abstractIn this paper we proposed a high speed and area efficient Kogge-stone, Ladner-fischer and Knowles adders by modifying the existing architectures by eliminating the redundant black cells. Currently the speed of the multipliers are restricted by the speed of adders for partial products addition. The major problem with the binary addition is the carry chain delay, to address this problem most of the modern adder architectures are implemented using parallel prefix adders. The delay of the parallel prefix adders are directly proportional to the number of levels in the carry propagation stage. Due to the logarithmic delay of the parallel prefix adders delay problems have effectively reduced. Kogge-stone is one of the fastest adders. We has eliminated the redundant black cells and performed re-routing thus minimizing the logic delay compared to the previous adders. Coded modified architecture in Verilog HDL, Simulated and synthesized using Xilinx ISE. Compared the modified architectures of Kogge-stone, Ladner-fischer & Knowles adders are found to be an improvement in the delay with the previous adders.en_US
dc.identifier.doihttp://dx.doi.org/10.12785/IJCDS/040409
dc.identifier.issn2210-142X
dc.identifier.urihttps://journal.uob.edu.bh:443/handle/123456789/511
dc.issue04
dc.language.isoenen_US
dc.publisherUniversity of Bahrainen_US
dc.rightsAttribution-NonCommercial-ShareAlike 4.0 International*
dc.rights.urihttp://creativecommons.org/licenses/by-nc-sa/4.0/*
dc.source.titleInternational Journal of Computing and Digital Systems
dc.subjectKogge-stone adderen_US
dc.subjectKnowles adderen_US
dc.subjectLadner-fischer adderen_US
dc.subjectGray cellsen_US
dc.subjectredundant black cellen_US
dc.subjectParallel prefix adders.en_US
dc.titleImplementation of Efficient Parallel Prefix Adders for Residue Number Systemen_US
dc.typeArticleen_US
dc.volume04

Files

Original bundle

Now showing 1 - 1 of 1
No Thumbnail Available
Name:
IJCDS040409.pdf
Size:
401.49 KB
Format:
Adobe Portable Document Format
Description:

Collections