University of Bahrain
Scientific Journals

Fault-Tolerant Buffer Aware Round Robin Arbiter Design for NoC Architectures

Show simple item record

dc.contributor.author Khan, Afshan Amin
dc.contributor.author Mir, Roohie Naaz
dc.contributor.author ud-din, Najeeb
dc.date.accessioned 2019-04-30T11:31:27Z
dc.date.available 2019-04-30T11:31:27Z
dc.date.issued 2019-05-01
dc.identifier.issn 2210-142X
dc.identifier.uri https://journal.uob.edu.bh:443/handle/123456789/3484
dc.description.abstract An arbiter is identified as one of the critical components of the NoC router. Among various arbitration schemes, Round-Robin arbiter is one among the popular arbitration schemes. In this work we have proposed an arbitration scheme that will be able to solve the problem of constant wait time of a conventional Round-Robin arbiter and will provided some additional features as well. The superiority of the proposed design is its ability to overcome this constant wait time, by identifying the real-time requirements of each port, based on information from respective buffers. The additional feature of the proposed algorithm is its fault-tolerant behavior for the errors related to buffer information. The proposed design is implemented using Vivado IDE and is verified on Zed-board Zynq-7000 FPGA platform. Simulation results reveal that the proposed algorithm has completely eradicated the drawback of constant wait time by performing arbitration dynamically. More importantly, it was observed that the proposed algorithm is tolerant to any temporary or permanent fault for deciding priorities. These major improvements in a Conventional round robin arbiter are achieved at the cost of 36% increase in area and a bonus 8% and 2% improvement in delay and operating frequency respectively. en_US
dc.language.iso en_US en_US
dc.publisher University of Bahrain en_US
dc.rights Attribution-NonCommercial-NoDerivatives 4.0 International *
dc.rights.uri http://creativecommons.org/licenses/by-nc-nd/4.0/ *
dc.subject Fault Tolerant en_US
dc.subject Round Robin arbitration en_US
dc.subject Starvation Free en_US
dc.subject Buffer Aware en_US
dc.subject MPSoC en_US
dc.subject SoC en_US
dc.subject High Throughput en_US
dc.title Fault-Tolerant Buffer Aware Round Robin Arbiter Design for NoC Architectures en_US
dc.type Article en_US
dc.identifier.doi http://dx.doi.org/10.12785/ijcds/080307
dc.volume 08 en_US
dc.issue 03 en_US
dc.pagestart 275 en_US
dc.pageend 284 en_US
dc.contributor.authorcountry India en_US
dc.contributor.authoraffiliation Department of Computer Science and Engineering, National Institute of Technology, en_US
dc.contributor.authoraffiliation Department of Computer Science and Engineering, National Institute of Technology, en_US
dc.contributor.authoraffiliation Department of Electronics and Communication Engineering, National Institute of Technology en_US
dc.source.title International Journal of Computing and Digital Systems en_US
dc.abbreviatedsourcetitle IJCDS en_US


Files in this item

The following license files are associated with this item:

This item appears in the following Issue(s)

Show simple item record

Attribution-NonCommercial-NoDerivatives 4.0 International Except where otherwise noted, this item's license is described as Attribution-NonCommercial-NoDerivatives 4.0 International

All Journals


Advanced Search

Browse

Administrator Account